# SN65LVDS179-Q1, SN65LVDS180-Q1, SN65LVDS050-Q1, SN65LVDS051-Q1 HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 - Qualified for Automotive Applications - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Meets or Exceeds the Requirements of ANSI TIA/EIA-644-1995 Standard - Signaling Rates up to 400 Mbps - Bus-Terminal ESD Exceeds 12 kV - Operates From a Single 3.3-V Supply - Low-Voltage Differential Signaling With Typical Output Voltages of 350 mV and a 100- $\Omega$ Load - Propagation Delay Times Driver: 1.7 ns TypReceiver: 3.7 ns Typ - Power Dissipation at 200 MHz - Driver: 25 mW TypicalReceiver: 60 mW Typical - LVTTL Input Levels Are 5-V Tolerant - Receiver Maintains High Input Impedance With V<sub>CC</sub> < 1.5 V</li> - Receiver Has Open-Circuit Fail Safe #### description/ordering information The SN65LVDS179, SN65LVDS180, SN65LVDS050, and SN65LVDS051 are differential line drivers and receivers that use low-voltage differential signaling (LVDS) to achieve signaling rates as high as 400 Mbps. The TIA/EIA-644 standard compliant electrical interface provides a minimum differential output voltage magnitude of 247 mV into a $100-\Omega$ load and receipt of 50-mV signals with up to 1 V of ground potential difference between a transmitter and receiver. # SN65LVDS180D OR SN65LVDS180PW (TOP VIEW) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # SN65LVDS179-Q1, SN65LVDS180-Q1, SN65LVDS050-Q1, SN65LVDS051-Q1 HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 #### description/ordering information (continued) The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately $100-\Omega$ characteristic impedance. The transmission media may be printed-circuit board traces, backplanes, or cables. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other application specific characteristics). The devices offer various driver, receiver, and enabling combinations in industry standard footprints. Since these devices are intended for use in simplex or distributed simplex bus structures, the driver enable function does not put the differential outputs into a high-impedance state but rather disconnects the input and reduces the quiescent power used by the device. (For these functions with a high-impedance driver output, see the SN65LVDM series of devices.) All devices are characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. #### ORDERING INFORMATION† | TA | PACKAGE <sup>‡</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | 400C to 050C | SOIC (D) | Tape and Reel | SN65LVDS179DRQ1§ | VDS179Q | | -40°C to 85°C | TSSOP (PW) | Tape and Reel | SN65LVDS179PWRQ1§ | VDS179Q | | 4000 1- 0500 | SOIC (D) | Tape and Reel | SN65LVDS180DRQ1 | VDS180Q | | -40°C to 85°C | TSSOP (PW) | Tape and Reel | SN65LVDS180PWRQ1 | VDS180Q | | 4000 1- 0500 | SOIC (D) | Tape and Reel | SN65LVDS050DRQ1§ | VDS050Q | | -40°C to 85°C | TSSOP (PW) | Tape and Reel | SN65LVDS050PWRQ1§ | VDS050Q | | 4000 4 0500 | SOIC (D) | Tape and Reel | SN65LVDS051DRQ1 | VDS051Q | | -40°C to 85°C | TSSOP (PW) | Tape and Reel | SN65LVDS051PWRQ1 | VDS051Q | <sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com. <sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging. <sup>§</sup> Product Preview #### **Function Tables** #### **SN65LVDS179 RECEIVER** | INPUTS | OUTPUT | |--------------------------------------------------|--------| | $V_{ID} = V_A - V_B$ | R | | $V_{ID} \ge 50 \text{ mV}$ | Н | | $-50 \text{ mV} < V_{\text{ID}} < 50 \text{ mV}$ | ? | | V <sub>ID</sub> ≤ –50 mV | L | | Open | Н | H = high level, L = low level, ? = indeterminate #### SN65LVDS179 DRIVER | INPUT | OUTPUTS | | | | |-------|---------|---|--|--| | D | Y Z | | | | | L | L | Н | | | | Н | Н | L | | | | Open | L | Н | | | H = high level, L = low level #### SN65LVDS180, SN65LVDS050, and SN65LVDS051 RECEIVER | INPUTS | OUTPUT | | |--------------------------------------------------|--------|---| | $V_{ID} = V_A - V_B$ | RE | R | | $V_{ID} \ge 50 \text{ mV}$ | L | Н | | $-50 \text{ mV} < V_{\text{ID}} < 50 \text{ mV}$ | L | ? | | $V_{ID} \le -50 \text{ mV}$ | L | L | | Open | L | Н | | X | Н | Z | H = high level, L = low level, Z = high impedance, X = don't care #### SN65LVDS180, SN65LVDS050, and SN65LVDS051 DRIVER | INPU | JTS | OUTPUTS | | | |------|-----|---------|-----|--| | D | DE | Y Z | | | | L | Н | L | Н | | | Н | Н | Н | L | | | Open | Н | L | Н | | | Х | Ĺ | OFF | OFF | | H = high level, L = low level, OFF = No Output, X = don't care ### SN65LVDS179-Q1, SN65LVDS180-Q1, SN65LVDS050-Q1, SN65LVDS051-Q1 HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 #### equivalent input and output schematic diagrams ### absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.5 V to 4 V | |--------------------------------------------------------------|------------------------------| | Voltage range: D, R, DE, RE | –0.5 V to 6 V | | Y, Z, A, and B | –0.5 V to 4 V | | Electrostatic discharge: Y, Z, A, B, and GND (see Note 2) | CLass 3, A:12 kV, B:600 V | | All | Class 3, A:7 kV, B:500 V | | Continuous power dissipation | See Dissipation Rating Table | | Storage temperature range | –65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 250°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values, except differential I/O bus voltages are with respect to network ground terminal. 2. Tested in accordance with MIL-STD-883C Method 3015.7. ### SN65LVDS179-Q1, SN65LVDS180-Q1, SN65LVDS050-Q1, SN65LVDS051-Q1 HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C <sup>†</sup> | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|-----------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------| | PW(14) | 736 mW | 5.9 mW/°C | 383 mW | | PW(16) | 839 mW | 6.7 mW/°C | 437 mW | | D(8) | 635 mW | 5.1 mW/°C | 330 mW/°C | | D(14) | 987 mW | 7.9 mW/°C | 513 mW/°C | | D(16) | 1110 mW | 8.9 mW/°C | 577 mW/°C | <sup>†</sup>This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow. ### recommended operating conditions | | МІМ | NOM | MAX | UNIT | |--------------------------------------------------------------------------------------|----------------------------------|-----|----------------------------------------------------------|------| | Supply voltage, V <sub>CC</sub> | ; | 3.3 | 3.6 | V | | High-level input voltage, V <sub>IH</sub> | | 2 | | V | | Low-level input voltage, V <sub>IL</sub> | | | 0.8 | V | | Magnitude of differential input voltage, V <sub>ID</sub> | 0. | 1 | 0.6 | V | | Magnitude of differential output voltage with disabled driver, V <sub>OD(dis)</sub> | | | 520 | mV | | Driver output voltage, VOY or VOZ | | ) | 2.4 | V | | Common-mode input voltage, V <sub>IC</sub> (see Figure 5) | $\frac{\left V_{ D }\right }{2}$ | | $2.4 - \frac{\left V_{\mbox{\scriptsize ID}}\right }{2}$ | V | | Operating two pir temperature T. | 4 | ` | VCC-0.8 | °C | | Operating free-air temperature, T <sub>A</sub> | -4 | ) | 85 | ٠ | # device electrical characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | METER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------------------|-----|------| | | | SN65LVDS179 | No receiver load, driver $R_L = 100 \Omega$ | | 9 | 12 | mA | | | | | Driver and receiver enabled, no receiver load, driver R <sub>L</sub> = 100 $\Omega$ | | 9 | 12 | | | | | 010511/00400 | Driver enabled, receiver disabled, R <sub>L</sub> = 100 $\Omega$ | | 5 | 7 | | | | | Supply current Supply current SN65LVDS050 Driver disabled, receiver enabled, no load Drivers and receivers enabled, no receiver loads, driver $R_L = 100 \Omega$ Drivers enabled, receivers disabled, $R_L = 100 \Omega$ Drivers disabled, receivers enabled, no loads Disabled Drivers enabled, no receiver loads, driver $R_L = 100 \Omega$ | Driver disabled, receiver enabled, no load | | 1.5 | 2 | mA | | | | | Disabled | | 0.5 | 1 | | | Icc | | | Drivers and receivers enabled, no receiver loads, driver R <sub>L</sub> = 100 $\Omega$ | | 12 | 20 | | | | ourront | | Drivers enabled, receivers disabled, R <sub>L</sub> = 100 $\Omega$ | | 10 | 16 | | | | | | | 3 | 6 | mA | | | | | | | 0.5 | 1 | | | | | | | | 12 | 20 | mA | | | | | SN65LVDS051 | Drivers disabled, no loads | | 3 | 6 | IIIA | <sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V supply. # SN65LVDS179-Q1, SN65LVDS180-Q1, SN65LVDS050-Q1, SN65LVDS051-Q1 HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 ### driver electrical characteristics over recommended operating conditions (unless otherwise noted) | | PARAMI | ETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------|------------------------------------|--------------------------------------------------------------------------|-----------|------|-------|------| | V <sub>OD</sub> | Differential output voltage r | nagnitude | D 400 C | 247 | 340 | 454 | | | Δ V <sub>OD</sub> | Change in differential outpostates | ut voltage magnitude between logic | $R_L = 100 \Omega$ ,<br>See Figures 1 and 2 | -50 | | 50 | mV | | Voc(ss) | Steady-state common-mode | output voltage | | 1.125 | 1.2 | 1.375 | V | | ΔVOC(SS) | Change in steady-state com<br>logic states | mon-mode output voltage between | See Figure 3 | -50 | | 50 | mV | | VOC(PP) | Peak-to-peak common-mode | e output voltage | 7 | | 50 | 150 | mV | | | LPale lavel Secret someont | DE | V <sub>IH</sub> = 5 V | | -0.5 | -20 | | | lН | High-level input current | D | | | 2 | 20 | μΑ | | | Lauren Parant arrange | DE | | | -0.5 | -10 | ПΑ | | IIL | Low-level input current | D | V <sub>IL</sub> = 0.8 V | | 2 | 10 | | | | 01 | | VOY or $VOZ = 0$ $V$ | | 3 | 10 | | | los | Short-circuit output current | | $V_{OD} = 0 V$ | | 3 | 10 | mA | | | | | DE = 0 V,<br>V <sub>OY</sub> = V <sub>OZ</sub> = 0 V | | | | | | IO(OFF) | Off-state output current | | $DE = V_{CC},$ $V_{OY} = V_{OZ} = 0 \text{ V},$ $V_{CC} < 1.5 \text{ V}$ | <b>-1</b> | | 1 | μΑ | | C <sub>IN</sub> | Input capacitance | | | | 3 | | pF | # receiver electrical characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|-----------------------------------------------------|---------------------------|------|------------------|-----|------| | V <sub>IT+</sub> | Positive-going differential input voltage threshold | Occ Firms Food Table 4 | | | 50 | >/ | | VIT- | Negative-going differential input voltage threshold | See Figure 5 and Table 1 | -50 | | | mV | | ,, | Pale level extent calle as | $I_{OH} = -8 \text{ mA}$ | 2.4 | | | ., | | VOH | High-level output voltage | $I_{OH} = -4 \text{ mA}$ | 2.8 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 8 mA | | | 0.4 | V | | | Least surrect (A or B invote) | V <sub>I</sub> = 0 | -2 | -11 | -20 | | | 1 | Input current (A or B inputs) | V <sub>I</sub> = 2.4 V | -1.2 | -3 | | μΑ | | I <sub>I</sub> (OFF) | Power-off input current (A or B inputs) | $V_{CC} = 0$ | | | ±20 | μΑ | | lн | High-level input current (enables) | V <sub>IH</sub> = 5 V | | | ±10 | μΑ | | I <sub>I</sub> L | Low-level input current (enables) | V <sub>IL</sub> = 0.8 V | | | ±10 | μΑ | | loz | High-impedance output current | V <sub>O</sub> = 0 or 5 V | | | ±10 | μΑ | | Cl | Input capacitance | | | 5 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V supply. ### SN65LVDS179-Q1, SN65LVDS180-Q1, SN65LVDS050-Q1, SN65LVDS051-Q1 HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 # driver switching characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | |--------------------|--------------------------------------------------|-----------------------------------------|-----|------|-----|------| | tPLH | Propagation delay time, low-to-high-level output | | | 1.7 | 2.7 | ns | | tPHL | Propagation delay time, high-to-low-level output | | | 1.7 | 2.7 | ns | | t <sub>r</sub> | Differential output signal rise time | $R_L = 100 \Omega$ | | 0.8 | 1 | ns | | tf | Differential output signal fall time | C <sub>L</sub> = 10 pF,<br>See Figure 2 | | 0.8 | 1 | ns | | tsk(p) | Pulse skew ( tpHL - tpLH )‡ | | | 300 | | ps | | t <sub>sk(o)</sub> | Channel-to-channel output skew§ | | | 150 | | ps | | t <sub>en</sub> | Enable time | 0 5 4 | | 4.3 | 10 | ns | | t <sub>dis</sub> | Disable time | See Figure 4 | | 3.1 | 10 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V. # receiver switching characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|------------------------------------------------------------------|--------------------------------------|-----|------------------|-----|------| | tPLH | Propagation delay time, low-to-high-level output | | | 3.7 | 4.5 | ns | | tPHL | Propagation delay time, high-to-low-level output | 7 | | 3.7 | 4.5 | ns | | tsk(p) | Pulse skew ( t <sub>pHL</sub> - t <sub>pLH</sub> ) <sup>‡</sup> | C <sub>L</sub> = 10 pF, See Figure 6 | | 0.3 | | ns | | t <sub>r</sub> | Output signal rise time | | | 0.7 | 1.5 | ns | | t <sub>f</sub> | Output signal fall time | 7 | | 0.9 | 1.5 | ns | | <sup>t</sup> PZH | Propagation delay time, high-level-to-high-impedance output | | | 2.5 | | ns | | t <sub>PZL</sub> | Propagation delay time, low-level-to-low-impedance output | ] | | 2.5 | | ns | | t <sub>PHZ</sub> | Propagation delay time, high-impedance-to-high-level output | See Figure 7 | | | ns | | | tPLZ | Propagation delay time, low-impedance-to-high-level output | | | 4 | | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V. <sup>‡</sup>t<sub>sk(p)</sub> is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output. <sup>§</sup> $t_{sk(0)}$ is the magnitude of the time difference between the outputs of a single device with all of their inputs connected together. t<sub>sk(pp)</sub> is the magnitude of the time difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, same temperature, and have identical packages and test circuits. <sup>‡</sup>t<sub>sk(p)</sub> is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output. <sup>§</sup> $t_{sk(0)}$ is the magnitude of the time difference between the outputs of a single device with all of their inputs connected together. t<sub>sk(pp)</sub> is the magnitude of the time difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, same temperature, and have identical packages and test circuits. #### PARAMETER MEASUREMENT INFORMATION #### driver Figure 1. Driver Voltage and Current Definitions NOTE A: All input pulses are supplied by a generator having the following characteristics: $t_{\Gamma}$ or $t_{\Gamma} \le 1$ ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = $10 \pm 0.2$ ns. $C_L$ includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. Figure 2. Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal #### PARAMETER MEASUREMENT INFORMATION #### driver (continued) NOTE A: All input pulses are supplied by a generator having the following characteristics: $t_f$ or $t_f \le 1$ ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = $10 \pm 0.2$ ns. $C_L$ includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. The measurement of $V_{OC(PP)}$ is made on test equipment with a -3 dB bandwidth of at least 300 MHz. Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage NOTE A: All input pulses are supplied by a generator having the following characteristics: $t_f$ or $t_f \le 1$ ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = $500 \pm 10$ ns. $C_I$ includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. Figure 4. Enable and Disable Time Circuit and Definitions SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 #### PARAMETER MEASUREMENT INFORMATION #### receiver Figure 5. Receiver Voltage Definitions Table 1. Receiver Minimum and Maximum Input Threshold Test Voltages | | VOLTAGES<br>V) | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE<br>(mV) | RESULTING COMMON-<br>MODE INPUT VOLTAGE<br>(V) | | | |------|-----------------|-------------------------------------------------|------------------------------------------------|--|--| | VIA | V <sub>IB</sub> | V <sub>ID</sub> | VIC | | | | 1.25 | 1.15 | 100 | 1.2 | | | | 1.15 | 1.25 | -100 | 1.2 | | | | 2.4 | 2.3 | 100 | 2.35 | | | | 2.3 | 2.4 | -100 | 2.35 | | | | 0.1 | 0 | 100 | 0.05 | | | | 0 | 0.1 | -100 | 0.05 | | | | 1.5 | 0.9 | 600 | 1.2 | | | | 0.9 | 1.5 | -600 | 1.2 | | | | 2.4 | 1.8 | 600 | 2.1 | | | | 1.8 | 2.4 | -600 | 2.1 | | | | 0.6 | 0 | 600 | 0.3 | | | | 0 | 0.6 | -600 | 0.3 | | | #### PARAMETER MEASUREMENT INFORMATION ### receiver (continued) NOTE A: All input pulses are supplied by a generator having the following characteristics: $t_f$ or $t_f \le 1$ ns, pulse repetition rate (PRR) = 50 Mpps, pulse width = $10 \pm 0.2$ ns. $C_L$ includes instrumentation and fixture capacitance within 0,06 m of the D.U.T. **Figure 6. Timing Test Circuit and Waveforms** #### PARAMETER MEASUREMENT INFORMATION #### receiver (continued) NOTE A: All input pulses are supplied by a generator having the following characteristics: $t_f$ or $t_f \le 1$ ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width = $500 \pm 10$ ns. $C_L$ includes instrumentation and fixture capacitance within 0,06 m of the D.U.T. Figure 7. Enable/Disable Time Test Circuit and Waveforms #### **TYPICAL CHARACTERISTICS** ### **DISABLED DRIVER OUTPUT CURRENT** ### **OUTPUT VOLTAGE** Figure 8 ### **DRIVER** LOW-LEVEL OUTPUT VOLTAGE Figure 9 #### **DRIVER** HIGH-LEVEL OUTPUT VOLTAGE #### **HIGH-LEVEL OUTPUT CURRENT** Figure 10 #### TYPICAL CHARACTERISTICS **DRIVER** HIGH-TO-LOW LEVEL PROPAGATION DELAY TIME **DRIVER** LOW-TO-HIGH LEVEL PROPAGATION DELAY TIME vs FREE-AIR TEMPERATURE 2.5 Figure 14 #### **TYPICAL CHARACTERISTICS** ## RECEIVER HIGH-TO-LOW LEVEL PROPAGATION DELAY TIME Figure 15 ## RECEIVER LOW-TO-HIGH LEVEL PROPAGATION DELAY TIME Figure 16 # SN65LVDS179-Q1, SN65LVDS180-Q1, SN65LVDS050-Q1, SN65LVDS051-Q1 HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 #### **APPLICATION INFORMATION** The devices are generally used as building blocks for high-speed point-to-point data transmission. Ground differences are less than 1 V with a low common–mode output and balanced interface for very low noise emissions. Devices can interoperate with RS-422, PECL, and IEEE-P1596. Drivers/receivers maintain ECL speeds without the power and dual supply requirements. Figure 17. Data Transmission Distance Versus Rate SGLS204A - SEPTEMBER 2003 - REVISED APRIL 2008 #### APPLICATION INFORMATION #### fail safe One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers, in that its output logic state can be indeterminate when the differential input voltage is between –100 mV and 100 mV and within its recommended input common-mode voltage range. TI's LVDS receiver is different in how it handles the open-input circuit situation, however. Open-circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver will pull each line of the signal pair to near $V_{CC}$ through 300-k $\Omega$ resistors as shown in Figure 18. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to detect this condition and force the output to a high-level regardless of the differential input voltage. Figure 18. Open-Circuit Fail Safe of the LVDS Receiver It is only under these conditions that the output of the receiver will be valid with less than a 100-mV differential input voltage magnitude. The presence of the termination resistor, Rt, does not affect the fail-safe function as long as it is connected as shown in the figure. Other termination circuits may allow a dc current to ground that could defeat the pullup currents from the receiver and the fail-safe feature. com 18-Sep-2008 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |--------------------|------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------------------------------| | SN65LVDS051DRG4Q1 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65LVDS051DRQ1 | ACTIVE | SOIC | D | 16 | 2500 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR/<br>Level-1-235C-UNLIM | | SN65LVDS051PWRG4Q1 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65LVDS051PWRQ1 | ACTIVE | TSSOP | PW | 16 | 2000 | TBD | CU NIPDAU | Level-1-220C-UNLIM | | SN65LVDS180DRG4Q1 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65LVDS180DRQ1 | ACTIVE | SOIC | D | 14 | 2500 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR/<br>Level-1-235C-UNLIM | | SN65LVDS180PWRG4Q1 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65LVDS180PWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN65LVDS051-Q1, SN65LVDS180-Q1: Catalog: SN65LVDS051, SN65LVDS180 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product ### PW (R-PDSO-G\*\*) #### 14 PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ### D (R-PDSO-G16) ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AC. ### D(R-PDSO-G16) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Refer to IPC7351 for alternate board design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525 - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### D (R-PDSO-G14) ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AB. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf | Applications | | |--------------------|---------------------------| | Audio | www.ti.com/audio | | Automotive | www.ti.com/automotive | | Broadband | www.ti.com/broadband | | Digital Control | www.ti.com/digitalcontrol | | Medical | www.ti.com/medical | | Military | www.ti.com/military | | Optical Networking | www.ti.com/opticalnetwork | | Security | www.ti.com/security | | Telephony | www.ti.com/telephony | | Video & Imaging | www.ti.com/video | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated